| Total No. of Questions : 6] | SEAT No.: | |-----------------------------|-------------------------| | D <i>57</i> | [Total No. of Pages • 2 | ## TE/INSEM/APR-62 ## T.E. (Computer Engineering) 310249: PRINCIPLES OF CONCURRENT AND DISTRIBUTED PROGRAMMING (Semester - II) (2012 **Pattern**) | | | Hour] [Max. Marks: ons to the candidates: Answer questions 1 or 2,3 or 4, and 5 or 6. Neat diagrams must be drawn wherever necessary. Figures to the right indicate full marks. Assume suitable data if necessary. | 30 | | | | |-----|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--|--|--| | Q1) | a) | Write short note on Object Oriented Programming Model. | [5] | | | | | | b) | Write a LISP program to calculate factorial of a number. | [5] | | | | | | OR | | | | | | | Q2) | a) | List and explain applications of LISP. | [5] | | | | | | b) | Write short notes on - LEX. | [5] | | | | | Q3) | a) | Discuss Inter Process Communication (IPC) With example. | [5] | | | | | | b) | With reference to concurrent Java explain the following methods used multithreading- | d in<br>[ <b>5</b> ] | | | | | | | Sleep () | | | | | | | | Suspend() | | | | | | | | Wait() | | | | | | | | Notify() | | | | | | | | Notifyall() | | | | | *P.T.O.* | <b>Q4</b> ) | a) | Explain different levels of threads with neat diagrams. | [5] | |-------------|----|----------------------------------------------------------------------------------|--------------------| | | b) | What are synchronization mechanisms with respect to concurrenc Explain in brief. | y?<br>[ <b>5</b> ] | | <b>Q</b> 5) | a) | What are different alternatives to CUDA? Explain them. | [5] | | | b) | Explain in detail the Flynn's architecture with Example. | [5] | | | | OR | | | <b>Q6</b> ) | a) | Explain in detail the Shore's classification with Example. | [5] | | | b) | Explain Synchronous Multiprocessor (Array Processor) architecture. | [5] |