| Total No. | of Questions | :10] | |-----------|--------------|------| |-----------|--------------|------| | <b>P28</b> | 59 | |------------|----| |------------|----| | SEAT No. : | | |------------|--| |------------|--| [Total No. of Pages :3 ## [4958]-1047 **T.E.** (E & TC) ## **EMBEDDED PROCESSORS** (2012 Course) (304191) (End Semester) (Semester-II) Time: 3 Hours] [Max. Marks:70 Instructions to the candidates: Attempt Q.1 or Q.2, Q.3 or Q.4, Q.5 or Q.6, Q.7 or Q.8 and Q.9 or Q.10. Neat diagrams must be drawn wherever necessary. 2) 3) Figures to the right indicate full marks. 4) Assume suitable data if necessary. Explain programmer's model of ARM processor. [6] **Q1)** a) b) Draw interfacing diagram to interface LED bank to port pins P 0.12 to P 0.15 of LPC 2148. State algorithm to blink the LEDs. [4] OR What is the need of Pin connect Block in LPC 2148? Explain the role of **Q2)** a) PIN SELX registers. [6] Explain following ARM instructions (any two). b) [4] i) ADDEQ $R_0$ , $R_1$ , $R_2$ . MVN R<sub>2</sub>, R<sub>2</sub>, ASR # 2. iii) STR $R_0$ , $[R_1, #4]$ ANDS $R_0$ , $R_1$ , $R_2$ . iv) *Q3*) a) Explain SPI protocol with suitable diagram. [6] What is meant by TDMI with respect to ARM 7 core. Compare THUMB b) OR and ARM instruction set. P.T.O. [4] | <b>Q4)</b> a) | | Exp | plain the following bits in ADOCR register. | [6] | |---------------|----|-------------|-------------------------------------------------------------------------------------------------------|----------------------| | | | i) | SEL. | | | | | ii) | CLKDIV. | | | | | iii) | CLKS. | | | | b) | Dra | w and explain the interfacing diagram of SD card with LPC 21 | 48. <b>[4]</b> | | Q5) | a) | Cor | mpare Cortex - A, cortex - R, cortex - M series processor. | [8] | | | b) | | ist need and desired features of operating systems in devel<br>nplex applications in Embedded system. | oping<br>[8] | | | | | OR | | | Q6) | a) | - | plain CMSIS standard for firm wave development in ARM of ed system. | cortex<br>[6] | | | b) | Cor | mpare Cortex processors over ARM 7 for embedded system d | esign.<br>[6] | | | c) | Wh | y Nested vector Interrupt controller is necessary in ARM corte | ex?[ <b>4</b> ] | | Q7) | a) | Exp<br>deta | plain four reset sources under system control block of LPC 17 ail. | 768 in<br><b>[8]</b> | | | b) | Exp | plain the following power saving modes. [Any three]. | [6] | | | | i) | Sleep mode. | | | | | ii) | Deep sleep mode. | | | | | iii) | Power down mode. | | | | | iv) | Deep power-down mode. | | | | c) | Exp | plain significance of PLL0 and PLL1 in LPC 1768. | [4] | | | | | OR | | [4958]-1047 | Q8) | a) | Draw interfacing diagram of motor control using PWM with LPC 17 & write down algorithm to control the speed of motor. | 68.<br>[ <b>8</b> ] | |-----|-------------|-----------------------------------------------------------------------------------------------------------------------|---------------------| | | b) | Explain three clock sources (oscillators) for LPC 1768. | [6] | | | c) | Describe any two registers with reference to ARM M3 micro controllers (LPC 1768). | | | | | i) FIOMASK. | | | | | ii) FIOPIN. | | | | | iii) FIOSET. | | | | | iv) FIODIR. | | | Q9) | a) | Explain the CAN protocol and frame structure with reference to AI M3 microcontroller. | RM<br>[8] | | | b) | Explain the following with respect to USB controller in LPC 1768. | [8] | | | | i) Features of USB. | | | | | ii) USB frame structure. | | | | | O.D. | | | | | OR | | | Q10 | <b>)</b> a) | Explain the architecture and operation of Ethernet bus with reference ARM M3 microcontroller. | | | | b) | How in and out data transactions take place in USB? Give operatio overview. | nal<br><b>[8]</b> | | | | | |